





# PNP SILICON EPITAXIAL PLANAR TRANSISTORS

BC556 ~ BC560



TO-92 Leaded Plastic Package RoHS compliant

TO-92

# **FEATURE:**

1. This product is available in AEC-Q101 Compliant and PPAP Capable also.

Note: For AEC-Q101 compliant products, please use suffix -AQ in the part number while ordering.

**APPLICATION:** For switching and AF amplifier application

**ABSOLUTE MAXIMUM RATINGS** (Ta = 25 °C Unless otherwise specified)

| PARAMETER                 | SYMBOL           | VALUE       |       |       |       |       | UNIT |
|---------------------------|------------------|-------------|-------|-------|-------|-------|------|
| PARAWETER                 | STIMBUL          | BC556       | BC557 | BC560 | BC558 | BC559 | UNII |
| Collector Base Voltage    | $V_{CBO}$        | 80          | 5     | 0     | 30    | )     | V    |
| Collector Emitter Voltage | $V_{CEO}$        | 65 45 30    |       | )     | V     |       |      |
| Emitter Base Voltage      | $V_{EBO}$        | 5           |       |       |       | V     |      |
| Collector Current (DC)    | I <sub>C</sub>   | 100         |       |       | mA    |       |      |
| Collector Current - Peak  | I <sub>CM</sub>  | 200         |       |       |       | mA    |      |
| Power Dissipation         | $P_{tot}$        | 500         |       |       | mW    |       |      |
| Storage Temperature       | T <sub>stg</sub> | -65 to +150 |       |       | °C    |       |      |
| Junction Temperature      | T <sub>j</sub>   | 150         |       |       | °C    |       |      |







**ELECTRICAL CHARACTERISTICS at (Ta = 25 °C Unless otherwise specified)** 

| PARAMETER                            | SYMBOL               | TEST CONDITION                           | MIN | MAX  | UNIT |
|--------------------------------------|----------------------|------------------------------------------|-----|------|------|
|                                      |                      | I <sub>C</sub> =2mA, V <sub>CE</sub> =5V | 75  | 800  |      |
| DC Current Gain                      | h                    | A                                        | 110 | 220  |      |
| Do Guiteit Gain                      | h <sub>FE</sub>      | В                                        | 200 | 450  |      |
|                                      |                      | С                                        | 420 | 800  |      |
| Collector Emitter Saturation Voltage | V                    | $I_C$ =10mA, $I_B$ =0.5mA                |     | 0.30 | V    |
| Collector Emitter Saturation voltage | $V_{CE(Sat)}$        | $I_C$ =100mA, $I_B$ =5mA                 |     | 0.65 | V    |
| Page Emitter on Voltage              | V                    | $I_C$ =2mA, $V_{CE}$ =5V                 |     | 0.75 | V    |
| Base Emitter on Voltage              | $V_{BE(on)}$         | $I_C=10$ mA, $V_{CE}=5$ V                |     | 0.82 | V    |
| Collector Base Cut off Current       | I <sub>CBO</sub>     | $V_{CB}$ =30V, $I_{E}$ =0                |     | 15   | nΑ   |
| Emitter Base Cut off Current         | I <sub>EBO</sub>     | V <sub>EB</sub> =5V                      |     | 100  | nΑ   |
| Collector Base Breakdown Voltage     |                      |                                          |     |      |      |
| BC556                                | V <sub>(BR)CBO</sub> | I <sub>c</sub> =100μΑ                    | 80  |      | ٧    |
| BC557, BC560                         |                      | I <sub>C</sub> - TOOμΑ                   | 50  |      |      |
| BC558, BC559                         |                      |                                          | 30  |      |      |
| Collector Emitter Breakdown Voltage  |                      |                                          |     |      |      |
| BC556                                | V                    | I <sub>C</sub> =2mA                      | 65  |      | V    |
| BC557, BC560                         | $V_{(BR)CEO}$        |                                          | 45  |      |      |
| BC558 , BC559                        |                      |                                          | 30  |      |      |
| Emitter Base Breakdown Voltage       | V <sub>(BR)EBO</sub> | L =100A                                  | 5   |      | V    |
| Transition Frequency                 | f <sub>T</sub>       | I <sub>E</sub> =100μA                    | 100 |      | HMz  |
| Collector Base Capacitance           | C <sub>cb</sub>      | V <sub>CB</sub> =10V, f=1MHz             |     | 6.0  | pF   |





## **Recommended Reflow Solder Profiles**

The recommended reflow solder profiles for Pb and Pb-free devices are shown below.

Figure 1 shows the recommended solder profile for devices that have Pb-free terminal plating, and where a Pb-free solder is used.

Figure 2 shows the recommended solder profile for devices with Pb-free terminal plating used with leaded solder, or for devices with leaded terminal plating used with a leaded solder.

Figure 1 Figure 2





## Reflow profiles in tabular form

| Profile Feature                               | Sn-Pb System                | Pb-Free System              |  |  |
|-----------------------------------------------|-----------------------------|-----------------------------|--|--|
| Average Ramp-Up Rate                          | ~3°C/second                 | ~3°C/second                 |  |  |
| Preheat  – Temperature Range  – Time          | 150-170°C<br>60-180 seconds | 150-200°C<br>60-180 seconds |  |  |
| Time maintained above:  – Temperature  – Time | 200°C<br>30-50 seconds      | 217°C<br>60-150 seconds     |  |  |
| Peak Temperature                              | 235°C                       | 260°C max.                  |  |  |
| Time within +0 -5°C of actual Peak            | 10 seconds                  | 40 seconds                  |  |  |
| Ramp-Down Rate                                | 3°C/second max.             | 6°C/second max.             |  |  |





# **Recommended Wave Solder Profiles**

The Recommended solder Profile For Devices with Pb-free terminal plating where a Pb-free solder is used

The Recommended solder Profile For Devices with Pbfree terminal plating used with leaded solder, or for devices with leaded terminal plating used with leaded solder





## **Wave Profiles in Tabular Form**

| Profile Feature                    | Sn-Pb System                | Pb-Free System              |
|------------------------------------|-----------------------------|-----------------------------|
| Average Ramp-Up Rate               | ~200°C/second               | ~200°C/second               |
| Heating rate during preheat        | Typical 1-2, Max 4°C/sec    | Typical 1-2, Max 4°C/Sec    |
| Final preheat Temperature          | Within 125°C of Solder Temp | Within 125°C of Solder Temp |
| Peak Temperature                   | 235°C                       | 260°C max.                  |
| Time within +0 -5°C of actual Peak | 10 seconds                  | 10 seconds                  |
| Ramp-Down Rate                     | 5°C/second max.             | 5°C/second max              |





# TYPICAL CHARACTERISTICS CURVES

Fig 1: Normalized DC Current Gain



Fig 4: "Saturation" and "On" Voltages



Fig 2: Collector Saturation Region



Fig 5: Base–Emitter Temperature Coefficient



Fig 3: Capacitance



Fig 6: Current-Gain - Bandwidth Product







## TYPICAL CHARACTERISTICS CURVES

Fig 7: DC Current Gain



Fig 8: Collector Saturation Region



Fig 9: Capacitance



Fig 10: "On" Voltage



Fig 11: Base-Emitter Temperature Coefficient



Fig 12: Current-Gain - Bandwidth Product







# TYPICAL CHARACTERISTICS CURVES

Fig 13: Thermal Response



Fig 14: Active Region — Safe Operating Area







# **PACKAGE DETAILS**

# **TO-92 Plastic Package**



| DIM | MIN   | MAX   |  |
|-----|-------|-------|--|
| Α   | 4.30  | 5.33  |  |
| В   | 4.10  | 5.20  |  |
| С   | 3.10  | 4.19  |  |
| D   | 0.35  | 0.55  |  |
| Е   | 0.29  | 0.55  |  |
| F   | 8 DEG |       |  |
| G   | 1.14  | 1.40  |  |
| Н   | 1.00  | 1.80  |  |
| K   | 11.50 |       |  |
| L   | 1.982 | 2.082 |  |
| М   | 1.03  | 1.53  |  |
|     |       |       |  |

All dimensions are in mm

# **Package Specifications:**

| Package / Case Type | Packaging Type | Std. Packing | Inner Carton |                | Outer Corton |     |                |              |
|---------------------|----------------|--------------|--------------|----------------|--------------|-----|----------------|--------------|
|                     |                | Oty          | Qty          | Size L x W x H | Gross Weight | Oby | Size L x W x H | Gress Weight |
|                     |                |              |              | (cm)           | (Kg)         |     | (cm)           | (Kg)         |
| 10-92               | Bulk           | 1,000        | 9K           | 19 x 19 x 8    | 1.1          | 80K | 43 x 40 x 35   | 20.0         |
|                     | T&A            | 2,808        | 2К           | 32 x 4.5 x 20  | 0.7          | 40K | 43 x 40 x 35   | 15.2         |





# **PACKAGE DETAILS**

# TO-92 and TO-92L Tape and Ammo Package





All dimensions are in mm

# **Tape Specifications**

| ITEM                                    | SYMBOL | SPECIFICATION |      |      |          |  |
|-----------------------------------------|--------|---------------|------|------|----------|--|
| IIEM                                    | STMBUL | MIN.          | NOM. | MAX. | TOL.     |  |
| BODY WIDTH                              | A1     | 4.45          |      | 5.20 |          |  |
| Body height                             | Α      | 4.32          |      | 5.33 |          |  |
| Body thickness                          | T      | 3.18          |      | 4.19 |          |  |
| Pitch of component <sup>or</sup>        | Р      |               | 12.7 |      | ±1.0     |  |
| Feed hole pitch <sup>51</sup>           | Po     |               | 12.7 |      | ±0.3     |  |
| Feed hole centre to                     | P2     |               |      |      |          |  |
| component centre <sup>52</sup>          | F2     |               | 6.35 |      | ±0.4     |  |
| Comp. alignment,side view <sup>53</sup> | Dh     |               | 0    | 1.0  |          |  |
| Comp. alignment, front view 53          | Dh1    |               | 0    | 1.3  |          |  |
| Tape width <sup>cr</sup>                | W      |               | 18   |      | ±0.5     |  |
| Hole-down tape width <sup>a</sup>       | Wo     |               | 6    |      | ±0.2     |  |
| Hole position                           | W1     |               | 9    |      | ±0.7-0.5 |  |
| Hole-down tape position                 | W2     | 0.0           |      | 0.7  |          |  |
| Lead wire clinch height                 | Ho     |               | 16   |      | ±0.5     |  |
| Component height                        | H1     |               |      | 24.0 |          |  |
| Length of snipped leads                 | L      |               |      | 11.0 |          |  |
| Feed hole diameterer                    | Do     |               | 4    |      | ±0.2     |  |
| Total tape thickness <sup>54</sup>      | t      |               |      | 1.2  |          |  |
| Lead-to-lead distance <sup>cr</sup>     | F1,F2  | 2.4           |      | 2.7  |          |  |
| Stand off                               | H2     | 0.45          |      | 1.45 |          |  |
| Clinch height                           | H3     |               |      | 3.0  |          |  |
| Lead parallelismer                      | C1-C2  |               |      | 0.22 |          |  |
| pull-out force                          | (p)    | 6N            |      |      |          |  |

#### Taping Specification

- Maximum alignment deviation between leads not to be greater :han 0.20 mm.
- Maximum non-currulative variation between tape feedholes shall not exceed 1 mm in 20 pitches.
- Hold down tape not to exceed beyond the edge(s) carrier tape and there shall be no exposure of achesive.
- No more than 3 consecutive missing components is permitted.
- A tape trailer, having at least three feed holes is required after the last component.
- Splices shall not invertere with the sprocket feed holes.
- §1 Cumulative pitch error 1.0 mm/20 pitch.
- §2 To be measured at bottom of clinch.
- §3 At top of body.
- §4 ti = 0.3 0.6 nm
- Cr Critical Dimension.





# Recommended Product Storage Environment for Discrete Semiconductor Devices

This storage environment assumes that the Diodes and transistors are packed properly inside the original packing supplied by CDIL.

- · Temperature 5 °C to 30 °C
- · Humidity between 40 to 70 %RH
- · Air should be clean.
- · Avoid harmful gas or dust.
- · Avoid outdoor exposure or storage in areas subject to rain or water spraying .
- · Avoid storage in areas subject to corrosive gas or dust. Product shall not be stored in areas exposed to direct sunlight.
- · Avoid rapid change of temperature.
- · Avoid condensation.
- · Mechanical stress such as vibration and impact shall be avoided.
- · The product shall not be placed directly on the floor.
- · The product shall be stored on a plane area. They should not be turned upside down.

They should not be placed against the wall.

#### **Shelf Life of CDIL Products**

The shelf life of products is the period from product manufacture to shipment to customers. The product can be unconditionally shipped within this period. The period is defined as 2 years.

If products are stored longer than the shelf life of 2 years the products shall be subjected to quality check as per CDIL quality procedure.

The products are further warranted for another one year after the date of shipment subject to the above conditions in CDIL original packing.

## Floor Life of CDIL Products and MSL Level

When the products are opened from the original packing, the floor life will start.

For this, the following JEDEC table may be referred:

| JEDEC MSL Level |                    |                 |  |  |
|-----------------|--------------------|-----------------|--|--|
| Level           | Time               | Condition       |  |  |
| 1               | Unlimited          | ≤30 °C / 85% RH |  |  |
| 2               | 1 Year             | ≤30 °C / 60% RH |  |  |
| 2a              | 4 Weeks            | ≤30 °C / 60% RH |  |  |
| 3               | 168 Hours          | ≤30 °C / 60% RH |  |  |
| 4               | 72 Hours           | ≤30 °C / 60% RH |  |  |
| 5               | 48 Hours           | ≤30 °C / 60% RH |  |  |
| 5a              | 24 Hours           | ≤30 °C / 60% RH |  |  |
| 6               | Time on Label(TOL) | ≤30 °C / 60% RH |  |  |







## **Customer Notes**

## **Component Disposal Instructions**

- 1. CDIL Semiconductor Devices are RoHS compliant, customers are requested to please dispose as per prevailing Environmental Legislation of their Country.
- 2. In Europe, please dispose as per EU Directive 2002/96/EC on Waste Electrical and Electronic Equipment (WEEE).

## **Disclaimer**

The product information and the selection guides facilitate selection of the CDIL's Semiconductor Device(s) best suited for application in your product(s) as per your requirement. It is recommended that you completely review our Data Sheet(s) so as to confirm that the Device(s) meet functionality parameters for your application. The information furnished in the Data Sheet and on the CDIL Web Site/CD are believed to be accurate and reliable. CDIL however, does not assume responsibility for inaccuracies or incomplete information. Furthermore, CDIL does not assume liability whatsoever, arising out of the application or use of any CDIL product; neither does it convey any license under its patent rights nor rights of others. These products are not designed for use in life saving/support appliances or systems. CDIL customers selling these products (either as individual Semiconductor Devices or incorporated in their end products), in any life saving/support appliances or systems or applications do so at their own risk and CDIL will not be responsible for any damages resulting from such sale(s).

CDIL strives for continuous improvement and reserves the right to change the specifications of its products without prior notice.



Continental Device India Pvt. Limited

C-120 Naraina Industrial Area, New Delhi 110 028, India.
Telephone +91-11-2579 6150, 4141 1112 Fax +91-11-2579 5290, 4141 1119
email@cdil.com www.cdil.com

CIN No. U32109DL1964PTC004291